## WINSTAR Display

# **OLED SPECIFICATION**

Model No:

## WEO006448B

**WINSTAR** 

## **General Specification**

| Item             | Dimension                   | Unit |  |  |  |
|------------------|-----------------------------|------|--|--|--|
| Dot Matrix       | 64 x 48 Dots                | -    |  |  |  |
| Module dimension | 18.46 × 18.10 × 1.26        | mm   |  |  |  |
| Active Area      | 13.42 × 10.06               | mm   |  |  |  |
| Pixel Size       | 0.185 × 0.185               | mm   |  |  |  |
| Pixel Pitch      | 0.210 × 0.210               | mm   |  |  |  |
| Display Mode     | Passive Matrix              |      |  |  |  |
| Display Color    | Monochrome                  |      |  |  |  |
| Drive Duty       | 1/48 Duty                   |      |  |  |  |
| IC               | SSD1315                     |      |  |  |  |
| Interface        | 6800, 8080, 4-Wire SPI, I2C |      |  |  |  |
| Size             | 0.66 inch                   |      |  |  |  |

**WINSTAR** 

#### **Contour Drawing & Block Diagram**



## **Interface Pin Function**

| No. | Symbol  | Function                                                                                                                                              |                                |     |                  |                                |                                 |  |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|------------------|--------------------------------|---------------------------------|--|
| 1   | ESD-GND | It should be connected to ground.                                                                                                                     |                                |     |                  |                                |                                 |  |
| 2   | C2N     | C1P/C1N – Pin for charge pump capacitor; Connect to each other with a                                                                                 |                                |     |                  |                                |                                 |  |
| 3   | C2P     | capacitor.                                                                                                                                            |                                |     |                  |                                |                                 |  |
| 4   | C1P     | C2P/C2N – Pin for charge pump capacitor; Connect to each other with a                                                                                 |                                |     |                  |                                |                                 |  |
| 5   | C1N     | capacitor.                                                                                                                                            |                                |     |                  |                                |                                 |  |
|     |         | Power supply for charge pump regulator circuit.                                                                                                       |                                |     |                  |                                |                                 |  |
|     |         | Status VBAT                                                                                                                                           |                                | VDD |                  | VCC                            |                                 |  |
| 0   |         | Enable charge                                                                                                                                         | e Connect to external          |     | Conr             | nect to external               | A capacitor should be connected |  |
| 6   | VBAT    | pump                                                                                                                                                  | VBAT source                    |     | VDD              | source                         | between this pin and VSS        |  |
|     |         | Disable                                                                                                                                               | Keep float Connect to external |     | nect to external | Connect to external VCC source |                                 |  |
|     |         | charge pump                                                                                                                                           | VDD source                     |     |                  |                                |                                 |  |
| 7   | VSS     | This is a ground pin.                                                                                                                                 |                                |     |                  |                                |                                 |  |
| 8   | VDD     | Power supply pin for core logic operation.                                                                                                            |                                |     |                  |                                |                                 |  |
| 9   | BS1     | These pins are MCU interface selection input.                                                                                                         |                                |     |                  |                                |                                 |  |
|     |         | See the follo                                                                                                                                         |                                |     |                  |                                |                                 |  |
|     |         |                                                                                                                                                       |                                | BS1 | BS2              |                                |                                 |  |
|     | DOO     | I2C                                                                                                                                                   |                                | 1   | 0                | 1                              |                                 |  |
| 10  | BS2     | 4-wire SPI                                                                                                                                            |                                | 0   | 0                |                                |                                 |  |
|     |         | 8-bit 6800 Pa                                                                                                                                         | rallel                         | 0   | 1                |                                |                                 |  |
|     |         | 8-bit 8080 Pa                                                                                                                                         | rallel                         | 1   | 1                |                                |                                 |  |
| 11  | CS#     | The chip is enabled for MCU communication only when CS# is pulled LOW                                                                                 |                                |     |                  |                                |                                 |  |
|     | 0.5#    | (active LOW).                                                                                                                                         |                                |     |                  |                                |                                 |  |
| 12  | RES#    | This pin is reset signal input. When the pin is low, initialization of the chip is                                                                    |                                |     |                  |                                |                                 |  |
|     |         |                                                                                                                                                       |                                |     |                  |                                | VDD) during normal operation.   |  |
|     |         | This pin is Data/Command control pin connecting to the MCU.                                                                                           |                                |     |                  |                                |                                 |  |
| 13  | D/C#    | When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data.<br>When the pin is pulled LOW, the data at D[7:0] will be transferred    |                                |     |                  |                                |                                 |  |
|     |         |                                                                                                                                                       |                                |     | -                |                                | -                               |  |
|     |         | This is read / write control input pin connecting to the MCU interface.                                                                               |                                |     |                  |                                |                                 |  |
|     |         | When interfacing to a 6800-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this |                                |     |                  |                                |                                 |  |
|     |         | pin is pulled HIGH (i.e. connect to VDD) and write mode when LOW.                                                                                     |                                |     |                  |                                |                                 |  |
| 14  | R/W#    | When 8080 interface mode is selected, this pin will be the Write (WR#) input.                                                                         |                                |     |                  |                                |                                 |  |
|     |         | Data write operation is initiated when this pin is pulled LOW and the chip is                                                                         |                                |     |                  |                                |                                 |  |
|     |         | selected.<br>When serial or I2C interface is selected, this pin must be connected to VSS.                                                             |                                |     |                  |                                |                                 |  |
|     |         |                                                                                                                                                       |                                |     |                  |                                |                                 |  |

| E/RD#   | This pin is MCU interface input.<br>When 6800 interface mode is selected, this pin will be used as the Enable<br>(E) signal. Read/write operation is initiated when this pin is pulled HIGH<br>and the chip is selected.<br>When 8080 interface mode is selected, this pin receives the Read (RD#)<br>signal. Read operation is initiated when this pin is pulled LOW and the<br>chip is selected.<br>When serial or I2C interface is selected, this pin must be connected to<br>VSS. |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0~D7   | These are 8-bit bi-directional data bus to be connected to the microprocessor's data bus. When serial interface mode is selected, D0 will be the serial clock input: SCLK; D1 will be the serial data input: SDIN. When I2C mode is selected, D2, D1 should be tied together and serve as SDAout, SDAin in application and D0 is the serial clock input, SCL.                                                                                                                         |
| IREF    | This is segment output current reference pin.<br>When external IREF is used, a resistor should be connected between this<br>pin and VSS to maintain the IREF current at 30uA.<br>When internal IREF is used, this pin should be kept NC.                                                                                                                                                                                                                                              |
| VCOMH   | COM signal deselected voltage level.<br>A capacitor should be connected between this pin and VSS.                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC     | Power supply for panel driving voltage. This is also the most positive<br>power voltage supply pin.<br>When charge pump is enabled, a capacitor should be connected between<br>this pin and VSS.                                                                                                                                                                                                                                                                                      |
| VLSS    | This is an analog ground pin. It should be connected to VSS externally.                                                                                                                                                                                                                                                                                                                                                                                                               |
| ESD GND | It should be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | D0~D7<br>IREF<br>VCOMH<br>VCC<br>VLSS                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## **Absolute Maximum Ratings**

| Parameter                            | Symbol | Min | Max  | Unit |
|--------------------------------------|--------|-----|------|------|
| Supply Voltage                       | VDD    | 0   | 4.0  | V    |
| Charge Pump Regulator Supply Voltage | VBAT   | 0   | 6.0  | V    |
| Supply Voltage for Display           | VCC    | 0   | 18.0 | V    |
| Operating Temperature                | TOP    | -30 | +70  | °C   |
| Storage Temperature                  | TSTG   | -30 | +70  | °C   |

## **Electrical Characteristics**

| Item                                                                          | Symbol             | Condition  | Min     | Тур | Мах     | Unit |  |
|-------------------------------------------------------------------------------|--------------------|------------|---------|-----|---------|------|--|
| Supply Voltage for Logic                                                      | VDD                |            | 1.65    | 3.0 | 3.3     | V    |  |
| Supply Voltage for Display<br>(Supplied Externally)                           | VCC                | <b>- y</b> | 6.0     | 7.5 | 8.0     | V    |  |
| Charge Pump Regulator<br>Supply Voltage                                       | VBAT               |            | 3.0     | 3.3 | 4.5     | V    |  |
| Charge Pump Output<br>Voltage for Display<br>(Generated by Internal<br>DC/DC) | Charge Pump<br>VCC | _          | 7.0     | 7.5 | _       | V    |  |
| Input High Volt.                                                              | VIH                | _          | 0.8×VDD | —   | VDD     | V    |  |
| Input Low Volt.                                                               | VIL                | _          | 0       | _   | 0.2×VDD | V    |  |
| Output High Volt.                                                             | VOH                | _          | 0.9×VDD | _   | VDD     | V    |  |
| Output Low Volt.                                                              | VOL                | _          | 0       | _   | 0.1×VDD | V    |  |
| Display 50% Pixel on<br>(VCC Supplied Externally)                             | ICC                | VCC=7.5V   | _       | 3   | 6       | mA   |  |
| Display 50% Pixel on<br>(VCC Generated by<br>Internal DC/DC)                  | IBAT               | _          | _       | 15  | 30      | mA   |  |